## Verification Continuum<sup>TM</sup>

# VC LP LCA Features

Version T-2022.06-SP1, September 2022



### **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

### **Synopsys Statement on Inclusivity and Diversity**

Synopsys is committed to creating an inclusive environment where every employee, customer, and partner feels welcomed. We are reviewing and removing exclusionary language from our products and supporting customer-facing collateral. Our effort also includes internal initiatives to remove biased language from our engineering and working environment, including terms that are embedded in our software and IPs. At the same time, we are working to ensure that our web content and software applications are usable to people of varying abilities. You may still find examples of non-inclusive language in our software or documentation as our IPs implement industry-standard specifications that are currently under review to remove exclusionary language.

# **Contents**

| ChapterContents                                                               | 3  |
|-------------------------------------------------------------------------------|----|
| Chapter 1 VC LP LCA Features                                                  | 5  |
| 1.1 Support for Transient State                                               |    |
| 1.1.1 Tcl Commands Supporting Transient Option                                |    |
| 1.1.2 New Violations tags Introduced                                          |    |
| 1.1.3 Limitations                                                             | 7  |
| 1.2 The LS_OUTPWR_PATH Violation                                              |    |
| 1.2.1 Limitations                                                             |    |
| 1.2.2 Impact on Existing Tags                                                 |    |
| 1.3 Support for New Syntax of the associate_supply_set Command                |    |
| 1.3.1 Changes to the Supply Set Consistency Checks                            |    |
| 1.3.2 Deprecated Supply Set Checks                                            |    |
| 1.4 Support for Multi-threaded PG checks                                      |    |
| 1.5 Support for Multi-threading in Crossover Database Generation and Architec |    |
| 1.6 Support for Multi-threading in Infer_source                               |    |
| 1.7 Support for contain_switches Design Attribute                             |    |
| 1.7.1 Impacted Tags                                                           |    |
| 1.7.2 Parser Messages for contain_switches Design Attribute                   |    |
| 1.7.3 Example                                                                 | 13 |
| 1.8 Support for main_rail Attribute                                           | 13 |
| 1.8.1 Use Model                                                               | 14 |
| 1.8.2 Implicit connections                                                    | 14 |
| 1.8.3 Support for JSON Dump                                                   | 14 |
| 1.8.4 TCL Command Support                                                     |    |
| 1.8.5 VC LP Checks                                                            |    |
| 1.8.6 UPF Passer Messages Support                                             |    |
| 1.9 Support for -source/-sink in the set_level_shifter Command                |    |
| 1.9.1 Precedence Rules for Choosing Level Shifter Strategies for a Port       | 18 |
| 1.10 Support for Running VC LP from VCS                                       |    |
| 1.10.1 Use model                                                              |    |
| 1.10.2 Providing Additional Information for VC LP                             |    |
| 1.10.3 Considerations for Reading Verilog/VHDL Files                          |    |
| 1.10.4 Considerations for UPF Options                                         |    |
| 1.10.5 Limitations                                                            |    |
| 1.11 Support for SAM Hierarchical Flow for RTL Designs                        | 21 |
| 1.11.1 Use Model (Abstraction)                                                |    |
| 1.11.2 Use Model (Readback)                                                   |    |
| 1.12 Support for Viewing VC LP Violations in nSchema and nWave                |    |

# 1 VC LP LCA Features

This chapter provides a brief description of the LCA features offered as part of VC LP:

- "Support for Transient State"
- "The LS\_OUTPWR\_PATH Violation"
- "Support for New Syntax of the associate\_supply\_set Command"
- "Support for Multi-threaded PG checks"
- "Support for Multi-threading in Crossover Database Generation and Architectural checks"
- "Support for Multi-threading in Infer\_source"
- "Support for contain\_switches Design Attribute"
- "Support for main\_rail Attribute"
- "Support for -source/-sink in the set\_level\_shifter Command"
- "Support for Running VC LP from VCS"
- "Support for SAM Hierarchical Flow for RTL Designs"
- "Support for Viewing VC LP Violations in nSchema and nWave"

### 1.1 Support for Transient State

VC LP supports transient state. Transient state is a state that a system may enter for a few milliseconds before reaching a steady state. These states are considered as temporary states, not the permanent states. These states do exist for long enough for certain types of electrical violations to cause problems. Therefore, VC LP performs some checks for the transient states, and ignores the rest of the checks.

VC LP has introduced the following two Tcl commands for this support:

set pst transient

Use this command to set a state in the PST as a transient state. This command accepts one hierarchical state name, such as a/b/T1/S1, where a/b is a scope, T1 is a power state table in that scope, and S1 is a state in that table.

#### **Syntax**

rebuild pst data

Use this command to rebuild the internal PST data after you have marked a state as transient.

### **Syntax**

```
%vc_static_shell> rebuild_pst_data -help
Usage: rebuild_pst_data  # Rebuild internal PST data, for example after marking states
transient
```

### Example:

#### Consider the following UPF snippet:

```
create_pst chip_top -supplies {VDD VDD1 VDD2 VSS}
add_pst_state ON -pst chip_top -state {HV HV HV ON }
add_pst_state OFF_1 -pst chip_top -state {HV OFF HV ON }
add_pst_state OFF_2 -pst chip_top -state {HV HV OFF ON }
```

Use the following commands in the Tcl file to define a state as transient state, and rebuild the PST data:

```
set_pst_transient -state chip_top/OFF_1
rebuild_pst_data
```

### 1.1.1 Tcl Commands Supporting Transient Option

The following Tcl commands are enhanced to report the transient state:

- ❖ The -transient option is added in the report\_system\_pst command.
- ❖ The -only\_transient option is added in the report\_pst\_state command.
- ❖ The -only\_transient option is added in the get\_supply\_net\_combinations command.
- ❖ The -transient option is added in the get\_supply\_rail\_order command.
- ❖ The -transient option is added in the analyze\_invalid\_power\_state command.

### **Examples**

### % %vc\_static\_shell> report\_system\_pst

```
VDD, VDD1, VDD2, VSS
1.2,1.2,?,0
```

#### %vc\_static\_shell> report\_system\_pst -transient

```
VDD, VDD1, VDD2, VSS, Transient?
1.2, OFF, 1.2, 0, Y
1.2, 1.2, OFF, 0, N
1.2, 1.2, 1.2, 0, N
```

#### % %vc\_static\_shell> report\_pst\_state

### %vc\_static\_shell> report\_pst\_state -only\_transient

```
% %vc_static_shell> get_supply_net_combinations VDD1 VDD2
{"HV OFF", "HV HV"}

%vc_static_shell> get_supply_net_combinations VDD1 VDD2 -only_transient
{"OFF HV"}

% vc_static_shell> get_supply_rail_order VDD VDD1
0
%vc_static_shell> get_supply_rail_order VDD VDD1 -transient
```

### 1.1.2 New Violations tags Introduced

VC LP has introduced the COMPAT\_PST\_TRANSIENT violation to check for transient states. This violation is reported when there is information regarding a state of PST which is defined as a transient state.

This violation is enabled by default and its severity is warning. It is reported at UPF stage and in family Compatibility.

The following is an example of the violation snippet:

```
Tag : COMPAT_PST_TRANSIENT

Description : Design has power state tables with -transient
```

### 1.1.2.1 Impact on Existing Checks

VC LP performs the following checks for transient state and rests of the checks are ignored.

- **❖** PG DIODE STATE
- ❖ PG\_DIODE\_INSUFFICIENT
- ❖ CORR\_CONTROL\_STATE
- ❖ CORR CONTROL STATE WITHISO
- ❖ CORR\_CONTROL\_STATE\_NOISO
- ❖ CORR\_CONTROL\_ISO

#### 1.1.3 Limitations

- ♦ Wild-card is not supported in the -state switch of the set\_pst\_transient command.
- The transient state support does not work in the save/restore session feature. It works with the checkpoint/restart session feature.
- ❖ VC LP reports the PST\_STATE\_INVALID violation for transient states as they are not considered as permanent states.

### 1.2 The LS\_OUTPWR\_PATH Violation

Starting with this release, the LS\_OUTPWR\_PATH violation is introduced. This violation is disabled by default. This violation is reported during the <code>check\_lp -stage DESIGN</code> stage.

There may be multiple unrelated supplies that have equivalent PST states in the UPF. However, in a complex real world designs, these unrelated supplies may have different noise characteristics (digital vs analog) or may drift separately due to temperature. When choosing a level shifter supply, it is safer to use

one which is related to the sink it is driving. These supplies have similar noise and drift behavior and reduces the chance of transient errors due to noise or voltage. This check helps users to identify design instances which do not use the same or derived supplies.

### Definition of parent and sink for this violation

- ❖ Parent: The parent of a switched supply is either the UPF create\_power\_switch input\_supply\_port supply or the input supply of a PSW instance in the netlist. In the UPF only one -input\_supply\_port and -output\_supply\_port should be defined. Each switched supply must have only one parent.
- ❖ **Sink**: The violation considers it's immediate sink (not the logic sink) for the check. Therefore, the sink can be an LP cell/buffer and so on in this check.

This violation is reported if the LS output supply is not electrically connected (through the UPF or PG connections) to the parent supply of the immediate sink. The violation is not reported:

- ❖ If the sink supply is directly connected to the LS output supply as it is a valid solution.
- ❖ If the sink supply is not connected to a power switch output (UPF or PG) because connecting the sink parent supply to LS output is not possible in this case.

#### 1.2.1 Limitations

If physical switches are implemented, the tool assumes that only one power switch output is connected to the sink. If multiple power switches are connected to the sink using different input supplies, the algorithm considers the first switch supply mentioned in the design.

Power switch strategies with multiple input supplies are not supported in the current implementation. You must not use more than one <code>-input\_supply\_port</code> statements in each power switch. Otherwise, none of the input supply ports are considered for this check.

### 1.2.2 Impact on Existing Tags

When the <code>enable\_strict\_ls\_rail\_matching</code> application variable is enabled, the LS\_OUTPWR\_CONN covers a superset of the LS\_OUTPWR\_PATH violation. Hence, the violation LS\_OUTPWR\_PATH violation is not reported when the LS\_OUTPWR\_CONN is reported.

### 1.3 Support for New Syntax of the associate\_supply\_set Command

Starting with this release, VC LP supports the new UPF 3.0 syntax for associate\_supply\_set command.

#### Syntax

associate\_supply\_set supply\_set\_name\_list [ -handle supply\_set\_handle ]

- The UPF 3.0 syntax allows a list of supply sets or supply set handles to be specified, and also the -handle switch is now optional.
- ❖ If the associated supply sets are updated with different supply nets in the same scope, then VC LP reports the UPF\_SSET\_ASSOC\_INVALID error.
- ❖ A group of supply sets can be associated only when the group contains a supply in their common ancestor scope. If no common ancestor is found, then VC LP reports the UPF\_SSET\_COMMON\_HIER\_ERR message.

To change severity of message UPF\_SSET\_COMMON\_HIER\_ERR, you can use the upf\_enable\_strict\_supply\_set\_check application variable. By default, its severity is warning. If you want to change the severity of the UPF\_SSET\_COMMON\_HIER\_ERR to error, set the upf\_enable\_strict\_supply\_set\_check application variable to true.

### Example 1

In the following UPF snippet, two supply sets are associated with each other.

```
create_supply_set SS1 -function {power VDD1}
create_supply_set SS2 -function {power VDD2}
associate_supply_set {SS1 SS2}
```

VC LP reports the [Error] UPF\_SSET\_ASSOC\_INVALID message as both the supply sets have different supply nets defined in the same scope.

### Example 2

In the following UPF snippet, the associated supply sets are defined with different supply net handles (not different supply nets). Therefore, VC LP does not report an error in this case.

```
create_power_domain TOP
create_supply set SS3
create_supply_set SS1 -function {power TOP.primary.power}
create_supply_set SS2 -function {power SS3.power}
associate_supply_set {SS1 SS2}
```

### Example 3

In the following UPF snippet, different scope level supply sets are associated in the top scope and there is no supply set mentioned in associate\_supply\_set command that is created in common ancestor scope.

```
set_scope CORE1
create_supply_set SS1
set_scope ..
set_scope CORE2
create_supply_set SS2
set_scope ..
associate_supply_set {CORE1/SS1 CORE2/SS2}
```

Therefore, VC LP reports the UPF\_SSET\_COMMON\_HIER\_ERR message, and you can change the severity of this message using the upf\_enable\_strict\_supply\_set\_check application variable.

#### Example 4

In the following UPF snippet, the scope level supply set and top level supply set are associated in the top scope.

```
set_scope CORE1
create_supply_set SS1
set_scope ..
create_supply_set SS2
associate_supply_set {CORE1/SS1 SS2}
```

There is common ancestor present as supply set SS2, therefore, VC LP does not report any error message.

### 1.3.1 Changes to the Supply Set Consistency Checks

Prior to this release, VC LP was reporting [Warning] message UPF\_SSET\_FUNCTION\_ASSOCIATED when the supply set function is updated with different supply net or with the same supply net.

Starting with this release, VC LP reports the new *UPF\_SSET\_FUNC\_ASSOCIATED* error message for this scenario.

### 1.3.2 Deprecated Supply Set Checks

Starting with this release, the following two supply set checks are removed:

❖ UPF\_SSET\_ALREADY\_ASSOCIATED: Supply set has already been associated

Consider the following UPF snippet:

```
associate_supply_set SS1 -handle PD1.primary associate_supply_set SS2 -handle PD1.primary
```

Previously, VC LP was reporting the UPF\_SSET\_ALREADY\_ASSOCIATED error message for this example. Starting with this release, VC LP does not report error because this is equivalent to associate\_supply\_set { SS1 SS2 PD1.primary }.

❖ UPF\_SSET\_ASSOCIATION\_LOOP: Supply Set association creates a loop

Consider the following UPF snippet:

```
associate_supply_set Top.primary -handle PD1.primary associate_supply_set PD1.primary -handle Top.primary
```

Previously, VC LP was reporting the UPF\_SSET\_ASSOCIATION\_LOOP error message for this scenario. Starting with this release, VC LP does not report this error because this is equivalent to associate\_supply\_set { Top.primary PD1.primary }.

### 1.4 Support for Multi-threaded PG checks

By default, the PG checks run serially. VC LP has introduced the <code>enable\_parallel\_pg\_checker</code> application variable. When this application variable is set, you can run the PG checks in a multi-threaded mode. In the multi-threaded mode, the performance in terms of the run time is improved as compared to the serial run. The multi-threading of PG checks take place while performing the <code>check\_lp -stage PG command</code>.

```
%vc_static_shell> set_app_var enable_parallel_pg_checker true
```

Currently, multi-threading of PG checks is applicable on all tags except PG\_VOLTMAP\_INCONSISTENT and PG\_BIAS\_\* checks.

Multi-threading can also be enabled using the -j switch with check\_lp as shown below:

```
check_lp -stage <upf/design/pg/all> -j <num>
```

Where <num> can take values from 2-32, and the recommended values are between 4-12.

This feature requires a new license key (VT-VC-BETA). If this feature is enabled in the VC LP run, the VT-VC-BETA license key is checked-out.

- ❖ If license checkout is successful, then corresponding engine (check\_upf, check\_lp, check\_design, check\_pg) runs, and uses the parallelization feature.
- If the license checkout is unsuccessful, the engine throws an error message (unable to checkout license) and aborts.

Feedback Synopsys, Inc.

# 1.5 Support for Multi-threading in Crossover Database Generation and Architectural checks"

By default, the crossover generation and architectural checks happens serially in VC LP. Starting with this release, the crossover generation and architectural checks can be parallelized thus reducing the time taken for performing crossover centric checks, Architectural checks, and resulting in significant improvement in run time.

To parallelize crossover generation, set the following application variables:

```
set_app_var enable_xover_multithread_lp true
```

Multi-threading can also be enabled using the -j switch with check\_lp as shown below:

```
check_lp -stage <upf/design/pg/all> -j <num>
```

Where <num> can take values from 2-32, and the recommended values are between 4-12.

This feature requires a new license key (VT-VC-BETA). If this feature is enabled in the VC LP run, the VT-VC-BETA license key is checked-out.

- ❖ If license checkout is successful, then corresponding engine (check\_upf, check\_lp, check\_design, check\_pg) runs, and uses the parallelization feature.
- ❖ If the license checkout is unsuccessful, the engine throws an error message (unable to checkout license) and aborts.

### 1.6 Support for Multi-threading in Infer\_source

By default, infer\_source happens serially in VC LP. Starting with this release, the infer\_source can be parallelized, reducing the time taken, and resulting in significant improvement in run time. To parallelize infer\_source, -j option can be used with number of threads.

#### **Syntax**

```
infer source -j <num >
```

Where <num> can take values from 2-32, and the recommended values are between 4-12.

This feature requires a new license key (VT-VC-BETA). If this feature is enabled in the VC LP run, the VT-VC-BETA license key is checked-out.

- ❖ If license checkout is successful, then corresponding engine (infer\_source) runs, and uses the parallelization feature.
- If the license checkout is unsuccessful, the engine throws an error message (unable to checkout license) and aborts.

### 1.7 Support for contain\_switches Design Attribute

Starting with this release, VC LP supports the contain\_switches design attribute. This support is added under the upf\_enable\_mv\_handling\_psw\_signals application variable. By default, this application variable is set to false.

This feature helps to identify the hierarchy in which the indicated strategy must be implemented.

### **Syntax**

```
set_design_attributes -elements {hierarhical_name} -attribute contain_sw
{psw_strategy_name}
```

VC LP LCA Features VC Static Platform Beta Features

### 1.7.1 Impacted Tags

If a PSW cell related to psw\_strategy\_name is present in some hierarchy other than mentioned in the - elements, then VC LP reports an existing violation PSW\_LOCATION\_WRONG providing the reason in the *ReasonCode* debug field.

The following are the other tags that are affected for this support:

- ❖ PSW\_LOCATION\_WRONG
- ❖ PG\_CSN\_CONN
- ❖ PSW\_OUTPUT\_CONN
- ❖ PG\_STRATEGY\_CONN

### 1.7.2 Parser Messages for contain\_switches Design Attribute

❖ If an instance which does not exist in the design is provided in the -element list of the set\_design\_attributes command, then VC LP reports the UPF\_OBJECT\_NOT\_FOUND error.

```
set_design_attributes -elements {do_not_exist} -attribute contain_switches {PSW1} [Error] UPF_OBJECTS_NOT_FOUND: No valid objects in list
```

- Object List specified with command option 'set\_design\_attributes -elements' resolved to an empty list.
- ❖ If an element which is not in the same power domain as the PSW strategy is used in the -elements option of the set\_design\_attributes command, then VC LP reports the following parsing message and ignores the command:
  - set\_design\_attributes -elements {CORE1} -attribute contain\_switches {PSW1} //## CORE1 belong to PD1 domain and PSW1 is written for TOP domain
  - [Warning] ELEM\_NOT\_IN\_EXTENT\_OF\_SWITCH\_DOMAIN\_IN\_DESIGN\_ATTR: Element 'CORE1' specified in set\_design\_attributes command is not in the extent of domain 'TOP' of power switch strategy 'PSW1' in which switch cell will be placed, switch ignored for rule checking
  - Please specify that element whose hierarchy is in the extent of power switch strategy domain
- ❖ If a lib cell is provided in the -elements list of the c command, then VC LP reports the parsing message and ignores the set\_design\_attributes command:

```
set_design_attributes -elements {LIBCELL} -attribute contain_switches {PSW1}
```

[Warning] LIBCELL\_ELEM\_IN\_DESIGN\_ATTR: Libcell instance 'and\_i1' specified in 'set\_design\_attributes' command with attribute name 'contain\_switches', command ignored for rule checking

Please specify only hierarchical module with -elements in 'set\_design\_attributes' used with 'contain\_switches' attribute

❖ If a black box instance is provided in the -elements list of the set\_design\_attributes command, then VC LP reports the parsing message and ignores the set\_design\_attributes command:

```
set_design_attributes -elements {BBOX} -attribute contain_switches {PSW1}
```

[Warning] BBOX\_ELEM\_IN\_DESIGN\_ATTR: Blackbox instance 'BBOX' specified in 'set\_design\_attributes' command with attribute name 'contain\_switches', command ignored for rule checking

- Please specify only hierarchical module with -elements in 'set\_design\_attributes' used with 'contain\_switches' attribute
- ❖ If multiple set\_design\_attributes commands are present for the same PSW strategy, then VC LP reports parsing message and honors the first command:

```
set_design_attributes -elements {CORE1} -attribute contain_switches {PSW1} set_design_attributes -elements {CORE2} -attribute contain_switches {PSW1}
```

[Info] SAME\_SWITCH\_WITH\_MULTI\_ELEM\_IN\_DESIGN\_ATTR: Switch name 'PSW1' is specified with multiple elements in 'set\_design\_attributes' command with attribute name 'contain\_switches', switch is associated with first element 'CORE1'

❖ If a PSW strategy has multiple input ports but the -supply\_set option is not provided, then the following error is reported:

[Error] SUPPLY\_SET\_MISSING\_IN\_MULTI\_INPUT\_PSW: Argument -supply\_set missing in power switch strategy 'PSW1' with multiple input supply nets, switch ignored for rule checking

Please specify the supply set in power switch strategy with multiple input supply nets specification

### 1.7.3 Example

Consider a design where both *top* and *CORE1* hierarchy belong to the power domain *TOP*. There is a PSW strategy *PSW1* written for domain *TOP*, and the related instance *psw\_i1* is present in the *top* hierarchy.

The following is the UPF snippet:

The following violation is reported for this example.

```
: PSW_LOCATION_WRONG
Tag
                  : Power Switch cell [Instance] for strategy [Strategy] is
 Description
instantiated in wrong logical Location
 Instance
                 : psw_i1
 Strategy
                 : PSW1
                 : DMPSWHEAD
 Cell
 LocationMismatch
   UPFLocation : top
                : top
   UPFScope
   DesignScope
 ReasonCode
                    : Design location does not match with location CORE1 specified in
set_design_attributes command for switch
```

### 1.8 Support for main\_rail Attribute

You can implement parts of shutdown voltage area with always\_on cells. You can define always\_on paths of a shutdown domain in a different power domain called always\_on domain. The support for synthesizing always\_on cells are available under the enable\_main\_rail\_analysis (default false) application variable.

The always\_on domain has two main implicit supply sets:

Primary supply set: This is the actual supply set of the always\_on cells which is connected to the backup power pins of the always\_on cells. main\_rail supply set: The main\_rail supply set represent the dummy primary supply rails of the always\_on domain.

During place and route, cells in always\_on power domains can be sprinkled in other power domains, which have primary supply sets same as the always\_on domain main\_rail supply set.



The features described in the above section is currently under development. Please contact Synopsys team to check the readiness of the feature before using it.

### 1.8.1 Use Model

Use the main\_rail keyword to define always\_on block domain, which will resite in other domain.

You can also choose to specify main\_rail supply later (during implementation). At the time of RTL verification, you must specify only the primary supply. The main\_rail supply can be specified later using the -update option.

It is recommended to use full RTL designs, or designs with only AON cells within AON domains. Expectations of using LP cells, non-AON cells, single rail cells and so on inside AON domains are still under discussion. It is recommended to use the same bias nets for both main\_rail, and the primary supply sets on the AON domain.

### 1.8.2 Implicit connections

VC LP adds the following implicit connections in AON domains, if there are no explicit connections available to the cells.

- Primary power/ground pins of single rail cells is implicitly connected to AON domain primary power/ground nets.
- Primary power/ground pins of dual rail cells is implicitly connected to AON domain main\_rail power/ground nets.
- ❖ Backup power/ground pins of dual rail cells is implicitly connected to AON domain primary power/ground nets.

### 1.8.3 Support for JSON Dump

You can save the JSON dump of the power\_domain UPF setting with main\_rail supply set using the dump\_lp\_db -component upfdatamodel command.

This command saves the *vcst\_rtdb/lpdb//powerdomaindump.json* file for power\_domain UPF setting with main\_rail supply set.

### 1.8.4 TCL Command Support

Starting with this release, the -main\_rail option is added in the following Tcl commands:

• report\_power\_domain <domain> -main\_rail: This command returns the main\_rail supply set of the given power domain.

- get\_power\_domain\_elements <domain> -main\_rail: This command returns the main\_rail supply set of the specified power domain.
- get\_supply\_sets -of\_object <domain> -main\_rail: This command returns the main\_rail
  supply set of the specified power domain.

### 1.8.5 VC LP Checks

The following violation tags are introduced for this support:

❖ UPF\_MAINRAIL\_BIAS

This violation is reported when the power on the bias nets of main rail supply set is less than the power and ground nets of the primary supply. The On ness of the nets are compared as nwell with power net and pwell with ground net.

UPF\_MAINRAIL\_AON

Each AON cell in an AON domain should have at least one backup power or backup ground pin. The UPF\_MAINRAIL\_AON violation is reported if at least one backup pin is not specified in the always\_on lib cells in an AON domain.

❖ UPF MAINRAIL CSN

For each always\_on lib cell in the AON domain, at least one connect\_supply\_net command is expected, else the UPF\_MAINRAIL\_CSN violation is reported.

❖ PG\_MAINRAIL\_CONN

For each always\_on lib cell in the domain, if explicit PG connection exists for the lib cell, the primary pg pin of the always\_on cell must match the main\_rail supply of the power domain., else the PG\_MAINRAIL\_CONN violation is reported.

❖ PG DOMAIN CONN

This violation is reported for the backup pins of the AON cells if they are not connected to the domain primary supply set.

### 1.8.6 UPF Passer Messages Support

The following parser messages are reported:

❖ UPF MAINRAIL IN UPDATE

This message is reported if the main\_rail is specified with the -update option, and the -update value is not specified yet.

❖ UPF MAINRAIL ALREADY DEFINED

This warning is reported if the main\_rail is specified with the -update, and it is already specified before UPF\_MAINRAIL\_ALREADY\_DEFINED warning is triggered, and the updated value is ignored.

### 1.9 Support for -source/-sink in the set\_level\_shifter Command

VC LP supports the -source and -sink options in the set\_level\_shifter command. These options are supported when the enable\_src\_sink\_for\_level\_shifter application variable is set to true.

By default, this application variable is set to false and VC LP does not support the <code>-source</code> and <code>-sink</code> options in the <code>set\_level\_shifter</code> UPF command. When such level shifter strategies was found, VC LP reports parsing warning TCL\_OPT\_NYI message and ignore these options.

When the enable\_src\_sink\_for\_level\_shifter application variable is set to true, VC LP performs checks on strategies with the -source and -sink option.

For the level shifter strategies, supplies written with options <code>-source</code> and <code>-sink</code> refers to supplies of LogicSource and LogicSink respectively. You can provide the supply set name or the power domain name in the <code>-source</code> and <code>-sink</code> options.

### Example 1

Consider the following UPF snippet:

```
set_level_shifter LS1 -domain PD1 -source SS_PD1 -sink SS_PD2 -location parent
## Below strategy will also give same results
##set_level_shifter LS1_using_power_domain -domain PD1 -source PD1 -sink PD2 -location
parent
```



There is a crossover from CORE1/and\_i1/Z to CORE2/ff\_i1/D. The source and sink belongs to power domain PD1 and PD2 respectively. PD1 is working on 1.0V (Supply set SS\_PD1 having supply Nets: VDD1, VSS1). PD2 is working on 1.2V (Supply set SS\_PD2 having supply Nets: VDD2, VSS2).

Level Shifter strategy written with -source and -sink options is required on the path, therefore, VC LP reports the following violations:

- LS\_STRATEGY\_OK
- ❖ LS\_STRATEGY\_UNUSED
- LS\_INST\_MISSING (LH Type)

#### Example 2

16

For the cases where ISO strategy is present on the path along with LS strategy, VC LP adds virtual ISO and breaks the whole crossover into segments and does analysis for each segment separately for LS checks in the UPF stage. This support can be enabled when the enable\_virtual\_iso\_insertion application variable is set to true.

Consider the following UPF snippet:

```
set_isolation ISO1 -domain PD1 -source SS_PD1 -isolation_supply_set SS_ISO -location
parent
set_level_shifter LS1 -domain PD1 -source SS_PD1 -sink SS_PD2 -location parent
```



There is a crossover from CORE1/and\_i1/Z to CORE2/ff\_i1/D. Source and Sink belongs to power domain PD1 and PD2 respectively. Source can be OFF or ON with 1.0V (Supply set SS\_PD1 having supply Nets: VDD1, VSS1). Sink is always ON with 1.2V (Supply set SS\_PD2 having supply Nets: VDD2, VSS2).

Both ISO and LS strategies are required on path. VC LP applies the virtual ISO concept for the LS checks in the UPF stage. For the reporting purpose, the virtual ISO is assumed to be on StrategyNode that is CORE1/out1 in this case. The following two new debug fields enables you to distinguish a Virtual ISO node, and it resolves the supply from the ISO policy:

Source

PinName : CORE1/out1
IsVirtual : True

❖ SegmentSinkVirtual : True

VC LP applies the strategy on the whole crossover and break it into segments:

- Source > Virtual ISO [CORE1/and\_i1/Z > CORE1/out1]
- ❖ Virtual ISO > Sink [CORE1/out1 > CORE2/ff\_i1/D]

For both the segments, analysis is done and violations are reported separately, and VC LP reports the following violations:

❖ LS\_STRATEGY\_REDUND [CORE1/and\_i1/Z > CORE1/out1]

```
: LS STRATEGY REDUND
 Description
                     : Level shifter not required, but level shifter strategy
[Strategy] defined
 Violation
                    : LP:3
                    : PD1/LS1
 Strategy
 StrategyNode
                   : CORE1/out1
 Source
   PinName
                   : CORE1/and_i1/Z
 SegmentSourceDomain : PD1
 Sink
                    : CORE1/out1
 SegmentSinkVirtual : True
 SegmentSinkDomain : PD1
                   : CORE1/out1
 DomainSource
 DomainSink
                    : CORE2/in1
 SourceInfo
   PowerNet
                    : VDD1
    NetName
    NetType
                   : UPF
   PowerMethod
                    : FROM_UPF_POWER_DOMAIN
   GroundNet
     NetName
                    : VSS1
     NetType
                    : UPF
```

```
GroundMethod
                          : FROM_UPF_POWER_DOMAIN
     SinkInfo
       PowerNet
       NetName : VDDI
NetType : UPF
PowerMethod : FROM_UPF_POLICY
       GroundNet
       NetName : VSS
NetType : UPF
GroundMethod : FROM_UPF_POLICY
❖ LS_STRATEGY_OK [CORE1/out1 > CORE2/ff_i1/D]
                       : LS STRATEGY OK
     Description
                       : Correct level shifter strategy [Strategy]
     Violation
                         : LP:2
     Strategy
                         : PD1/LS1
     StrategyNode
                         : CORE1/out1
     Source
       ISVirtual : True
     SegmentSourceDomain : PD1
     Sink
               : CORE2/ff_i1/D
    SegmentSinkDomann
LogicSource
PinName : CORE1/and_i1/Z
LogicSink : CORE2/ff_i1/D
DomainSource : CORE1/out1
:-Cink : CORE2/in1
     SegmentSinkDomain : PD2
     SourceInfo
       PowerNet
                     : VDDI
         NetName
                        : UPF
         NetType
       PowerMethod
                        : FROM_UPF_POLICY
       GroundNet
         NetName
                       : VSS
         NetType
                        : UPF
       GroundMethod
                        : FROM UPF POLICY
     SinkInfo
       PowerNet
         NetName
                         : VDD2
         NetType
                          : UPF
       PowerMethod
                         : FROM_UPF_POWER_DOMAIN
       GroundNet
                        : VSS2
         NetName
         NetType
                         : UPF
       GroundMethod : FROM_UPF_POWER_DOMAIN
❖ LS_STRATEGY_UNUSED [CORE1/and_i1/Z > CORE2/ff_i1/D]
```

- \* ES\_STRATEGI\_CINOSED [CORET/and\_II/2 > COREZ/II\_II/B]
- ❖ LS\_INST\_MISSING [CORE1/and\_i1/Z > CORE2/ff\_i1/D]

### 1.9.1 Precedence Rules for Choosing Level Shifter Strategies for a Port

VC LP analyzes the level shifter strategies based on the following filters and chooses the strategy based on the set precedences. Among multiple strategies present on a particular port, the most specific strategy gets associated with that port. The filters are mentioned in the decreasing order of precedence:

Granularity based filter: [-elements option containing Port > Instance > Domain]

Strategies written by specifying ports in the <code>-elements</code> of the strategy gets higher priority than the strategies written by specifying the instance name in the <code>-elements</code> option. Strategies that do not have <code>-elements</code> option has the least precedence.

- ❖ force\_shift based filter [-force\_shift > (no -force\_shift)]:
  Strategies written with -force\_shift gets higher priority over strategies that do not have it.
- no\_shift based filter [-no\_shift > (no -no\_shift)]:
   Strategies written with -no\_shift gets higher priority over strategies that do not have it.
- ❖ source/sink option based filter: [(both -source and -sink) > (exactly one of the -source or -sink) > (neither source nor -sink)]

Strategies having both the <code>-source</code> and <code>-sink</code> option gets higher priority over strategies having exactly one, that is, either <code>-source</code> or <code>-sink</code>. Strategies which are not having any of the option <code>-source/-sink</code> gets the least precedence.

If there are two strategies with equal precedence after applying the precedence rules, VC LP reports the existing UPF\_STRATEGY\_RESOLVE violation and associates the first strategy written in the UPF. This violation is reported during the <code>check\_lp -stage UPF</code>, with severity warning, and this violation is enabled by default.

### 1.10 Support for Running VC LP from VCS

You can run VC LP from the vcs command line using the -vclp switch. This support helps the NLP users to reduce their effort while debugging simulations. This support is also available for pre-compiled flow.

### 1.10.1 Use model

To run VC LP from the VCS command line, use the -vclp switch:

```
vcs bench.v chip.v -power_top top -upf top.upf -vclp
```

The -vclp switch extracts information from the vcs command line, writes a Tcl script, runs VC LP, and saves the report file and checkpoint. You can then review the text report, or load the checkpoint, or use the generated script as a starting point for your analysis.

### Example

The following is an example VC LP Tcl script:

```
set vcs_opts {bench.v test.v }
read_file -single_step -vcs $vcs_opts -top top
read_upf top.upf
check_lp -stage upf
report_lp ;# show summary on screen
checkpoint_session -session vclpSimv.daidir/run_vclp
quit
```

### **Note**

The -power\_top /-upf options are mandatory options to run VC LP in vcs command line.

### 1.10.2 Providing Additional Information for VC LP

You can provide addition information like search\_path, link\_library, and set\_blackbox in a configuration file using the -power\_config switch in vcs command line option.

### Example

```
db_search_path = { /remote/pv_dbs/dc_nlp_testing/pgdb}
db_link_library = {/demo_iso_10v_pg.db /demo_iso_12v_pg.db}
set_power_black_box -model <model> [-type DARK_BOX|GREY_BOX|POWER_BOX|IP_BOUNDARY]
```

### 1.10.3 Considerations for Reading Verilog/VHDL Files

❖ In customer simulation, verilog have several different versions of a module or process, each inside a different #ifdef, and then selects the correct version at runtime using +define+. All the options from the vcs command line (except -power\_top, -upf) are simply passed back to vcs.

```
vcs bench.v chip.v -power_top top -upf top.upf +define+UPF
Results in these lines in the vclp script:
set vcs_opts "bench.v chip.v +define+UPF"
read_file -single_step -vcs $vcs_opts -top top
```

Options including +define+SYNTHESIS, skip\_translate\_body, and undefine VCS cause the behavior of vcs to differ, compared to a vcs standalone run. Each of these options is controlled by an existing application variables in VC Static.

```
set_app_var define_synthesis_macro false
set_app_var honor_vcs_macro true
set_app_var analyze_skip_translate_body false
```

- Simulation code has assertions, which are not synthesizable. VC Static passes the deleteSVA switch to simon, and therefore all the assertion logic is deleted.
- Simon will black box and glass box the non-synthesizable constructs.

### 1.10.4 Considerations for UPF Options

❖ When you use different UPF files for different tools, you can use the following script:

```
if {$synopsys_program_name == "vcs"}
     <sim upf>
else
     <synth upf>
```

In this case, the vcs -vclp switch reads the <synth upf> code, because it is parsed in VC Static, and the value of the synopsys\_program\_name application variable is vcst. To successfully read <sim upf>, it is necessary to override the value of this application variable to vcs. This can be set using the following application variable:

```
set_app_var upf_tool vcs
```

The design independent mode can be used by simply giving a command line vcs -vclp -upf <file>.upf (no designs). When this mode is activated, VC LP runs a script containing the equivalent VC LP command:

```
read_upf -no_design <file>.upf
```

There is the usage of \*supply\_net\_type\* ports defined in a UPF:: package in VCS NLP. These ports are basically structs with fields Supply State and Voltage value. These ports are used in simulation-specific designs and UPF. In the vcs-vclp flow, customers use the same UPF/Design which is used in VCS NLP flow. VC LP identifies such ports as special ports of type \*supply\_net\_type\* and treats them as a special data type and flagged violations.

### 1.10.5 Limitations

When an instance in the chip refers to a signal in the testbench, VC Static elaboration at the chip scope reports an XMRE error and fails.

- Sometimes you may have standardized on one release of VCS, and a different incompatible release of VC Static. When you run designs in pre-compile flow, forward compatibility (VC Static 2017.03 reading VCS 2017.12) is not guaranteed.
- Partition compile flow not supported. When the -partcomp option is specified in vcs command line, the following warning is reported:

Warning-[RUNVCLP\_PARTCOMP\_NYI] Partition compile is not yet implemented in vcs -vclp -power\_top option is mandatory in vcs-vclp run

### 1.11 Support for SAM Hierarchical Flow for RTL Designs

VC LP has been supporting SAM (Static Abstraction Model) flow for netlist and pgnetlist. Starting with Q-2020.03, VC LP supports SAM flow for RTL designs. Hierarchical RTL designs with high runtime can adapt this flow and observe run time performance while protecting the QoR.

### 1.11.1 Use Model (Abstraction)

#### **Netlist Flow**

```
set search_path ". "
set link_library " demo_psw_10v_pg.db tiny.db"
configure_lp_abstract_model
read_file -netlist -top and_module -f verilog {module.v}
read_upf module.upf
mark_lp_abstraction
write_verilog_abstract_model -file module_abs.v

RTL Flow
set search_path ". "
set link_library " demo_psw_10v_pg.db tiny.db"
configure_lp_abstract_model
read_file -top and_module -f verilog {module.v}
read_upf module.upf
create_lp_abstract_model
write_abstract_model -path abs
```

### 7 Note

In netlist, mark\_lp\_abstraction is not mandatory. You can use <code>check\_lp</code> for marking. In RTL, <code>create\_lp\_abstract\_model</code> is must.

### 1.11.2 Use Model (Readback)

#### **Netlist Flow**

```
set search_path ". "
set link_library " demo_psw_10v_pg.db tiny.db "
set_verilog_abstract_model -module and_module
read_file -netlist -top top -f verilog {top.v module_abs.v}
read_upf top.upf
check_lp -stage all
RTL Flow
set search_path ". "
set link_library " demo_psw_10v_pg.db tiny.db "
set_abstract_model -path abs -module and_module
```

VC LP LCA Features VC Static Platform Beta Features

```
read_file -top top -f verilog {top.v module.v}
read_upf top.upf
check_lp -stage upf
```

#### **Notes**

- This feature is supported under new license "VC-LP-ULTRA-RTL".
- Only debugging purposes, VC LP dumps the abstracted design in near matching Verilog format.
   write\_abstract\_model -debug\_verilog
- In RTL SAM readback, original RTL designs are read in read\_file and in elaboration stage, VC LP replaces the particular modules with abstracted designs.

#### Limitations

❖ RTL abstracted models are written in binary formats due to tool limitations.

### 1.12 Support for Viewing VC LP Violations in nSchema and nWave

Starting with this release, when debugging on a Verdi schematic or nWave, you can view the VC LP violations that exist on or near any specific instance or pin.

For example,

- ❖ In a schematic, you can find how many different VC LP violations contribute to a wrong buffer.
- ❖ In a waveform, if you find an X in simulation, you can use trace-x to find the source of the X, and you can also find the violations reported by VC LP.

To view the VC LP violation in nSchema/nWave:

1. From the RMB menu of the selected signal in nSchema/nWave view, click **Show VCLP Violations Cone** to open VC LP to get the violation reports on the violation cone of the given signal.

Figure 1-1 Show VCLP Violations Cone Option in nSchema



2. The violations are reported in the violation cone in **nWave** as shown in the following figure:

Figure 1-2 Show VCLP Violations Cone Option in nWave



Synopsys, Inc. Feedback

VC LP LCA Features VC Static Platform Beta Features

3. The violations are reported in the violation cone in **Activity view** as shown in the following figure:

Figure 1-3 Violation Cone in view\_activity

